Ansys Enables Faster, More Reliable Chip Design for Juniper Networks
Ansys announces a successful deployment of its software platform by Juniper Networks to enhance high-speed networking chip design. The SeaScape platform's elastic compute architecture reduces reliance on costly machinery, while the Ansys Chip Power Model ensures accurate hierarchical power analysis. Juniper faced challenges with the latest 7nm chip design, including over 60 billion transistors and reliable voltage coverage. Ansys RedHawk-SC significantly sped up power integrity signoff, aiding Juniper's goal to deliver advanced networking products faster and more reliably.
- Juniper Networks deployed Ansys software, enhancing chip design efficiency.
- Ansys SeaScape platform reduces hardware costs due to its elastic compute architecture.
- RedHawk-SC facilitated faster power integrity signoff, critical for Juniper's chip production.
- None.
Ansys' distributed compute platform and proven hierarchical methodology accelerates Juniper's networking chip design verification
/ Key Highlights
- Ansys' SeaScape platform's unique elastic compute architecture eliminates the need for expensive large-memory machines required by legacy tools
- Ansys Chip Power Model (CPM) supports accurate hierarchical power analysis across an entire multi-chip system
PITTSBURGH, May 19, 2022 /PRNewswire/ -- Ansys (NASDAQ: ANSS) today announced that Juniper Networks, a leader in secure, artificial intelligence (AI)-driven networks, successfully deployed the company's software to accelerate production of its high-speed networking chips. Ansys helps Juniper achieve highly predictively accurate power integrity signoff in significantly less time with a massively parallelizable design methodology that achieves greater switching coverage and improved reliability.
Networking chips are some of the largest, most complex chips in the semiconductor industry and are vital components in all data transfer applications — including telecommunications, internet switching and high-speed data center hardware. Advanced networking products often require the successful integration of multiple sub-chips coming together to form a single system solution.
Juniper faced several challenges while implementing their latest 7nm high-speed networking product: the capacity to analyze a design with over 60 billion transistors; the ability to ensure reliable dynamic and static voltage drop (DVD) coverage for possible switching scenarios; and the hierarchical support needed to enable full-system analysis across multiple integrated circuits. Juniper chose Ansys® RedHawk-SC™'s distributed processing capabilities to significantly accelerate the power integrity signoff for their newest high-performance networking chips. Ansys' hierarchical Chip Power Model also facilitated high-fidelity power network co-simulation of the chip and package.
"Despite the increasing size and complexity of our networking solutions, Ansys RedHawk-SC enabled our design teams to deliver outstanding results," said Debashis Basu, senior vice president, engineering at Juniper Networks. "The software was very easy to distribute in our on-premises cloud via standard memory machines, and its advanced features were crucial in delivering more reliable networking products to market faster."
Ansys RedHawk-SC leads the industry in power noise and reliability sign off for digital IP and SoC down to 3nm. Its powerful analytics quickly identify weaknesses and allow what-if explorations to optimize power and performance. The software's cloud-optimized architecture enables the speed and capacity needed for full-chip analysis.
"Our comprehensive suite of integrated electronics tools quickly solve the power management challenges inherent in today's ultra-large and complex chip designs," said John Lee, vice president and general manager of the semiconductor, electronics and optics business unit at Ansys. "Ansys RedHawk-SC plays a big part in Juniper's overarching, cloud-enabled strategy for delivering higher speed and capacity. Our broad platform of multiphysics signoff analysis products consistently help our customers optimize their design performance, while reducing the project and technology risks at the leading edge of semiconductor technology."
/ About Ansys
If you've ever seen a rocket launch, flown on an airplane, driven a car, used a computer, touched a mobile device, crossed a bridge, or put on wearable technology, chances are you've used a product where Ansys software played a critical role in its creation. Ansys is the global leader in engineering simulation. Through our strategy of Pervasive Engineering Simulation, we help the world's most innovative companies deliver radically better products to their customers. By offering the best and broadest portfolio of engineering simulation software, we help them solve the most complex design challenges and create products limited only by imagination. Founded in 1970, Ansys is headquartered south of Pittsburgh, Pennsylvania, U.S.A. Visit www.ansys.com for more information.
Ansys and any and all ANSYS, Inc. brand, product, service and feature names, logos and slogans are registered trademarks or trademarks of ANSYS, Inc. or its subsidiaries in the United States or other countries. All other brand, product, service and feature names or trademarks are the property of their respective owners.
ANSS–C
/ Contacts
Media | Mary Kate Joyce |
724.820.4368 | |
Investors | Kelsey DeBriyn |
724.820.3927 | |
View original content to download multimedia:https://www.prnewswire.com/news-releases/ansys-enables-faster-more-reliable-chip-design-for-juniper-networks-301550969.html
SOURCE Ansys