STOCK TITAN

Synopsys Accelerates Next-Level Chip Innovation on TSMC Advanced Processes

Rhea-AI Impact
(Low)
Rhea-AI Sentiment
(Very Positive)
Tags
Synopsys and TSMC collaborate on advanced chip innovation with AI-driven design flows, photonic IC integration, and broad IP development on TSMC 2nm technology. The partnership accelerates analog design migration, physical signoff, silicon photonics, and IP development for AI, HPC, and mobile designs.
Synopsys e TSMC collaborano all'innovazione avanzata dei chip con flussi di progettazione guidati dall'IA, integrazione di IC fotonici e sviluppo esteso di IP sulla tecnologia TSMC a 2nm. La partnership accelera la migrazione del design analogico, il signoff fisico, la fotonica su silicio e lo sviluppo di IP per AI, HPC e progetti mobili.
Synopsys y TSMC colaboran en la innovación avanzada de chips con flujos de diseño impulsados por IA, integración de IC fotónicos y amplio desarrollo de IP en la tecnología de 2nm de TSMC. La asociación acelera la migración de diseño analógico, el cierre físico, la fotónica de silicio y el desarrollo de IP para diseños de IA, HPC y móviles.
Synopsys와 TSMC는 AI 기반 설계 흐름, 광자 IC 통합 및 TSMC 2nm 기술에 대한 광범위한 IP 개발을 통해 첨단 칩 혁신에 협력하고 있습니다. 이 파트너십은 아날로그 디자인 마이그레이션, 물리적 마감, 실리콘 포토닉스 및 AI, HPC, 모바일 디자인용 IP 개발을 가속화합니다.
Synopsys et TSMC collaborent sur l'innovation avancée de puces avec des flux de conception pilotés par l'IA, intégration de CI photoniques et développement large de PI sur la technologie TSMC 2nm. Le partenariat accélère la migration de conception analogique, la validation physique, la photonique sur silicium et le développement de PI pour l'IA, le HPC et les conceptions mobiles.
Synopsys und TSMC arbeiten zusammen an der fortschrittlichen Chip-Innovation mit KI-gesteuerten Designabläufen, Integration von photonischen ICs und umfangreicher IP-Entwicklung auf der TSMC 2nm-Technologie. Die Partnerschaft beschleunigt die Migration von Analog-Design, physisches Signoff, Silizium-Photonik und IP-Entwicklung für KI, HPC und mobile Entwürfe.
Positive
  • Collaboration on AI-driven design flows accelerates analog design migration on TSMC N3/N3P and N2 nodes.
  • Certified physical verification solution on TSMC N3P and N2 nodes speeds up full-chip physical signoff.
  • Silicon photonics collaboration enhances system performance for AI and multi-die designs using Synopsys 3DIC Compiler and Photonics IC solution with TSMC's COUPE technology.
  • Development of a broad portfolio of Synopsys Foundation and Interface IP for TSMC N2/N2P, reducing design time and integration risk.
Negative
  • None.

Collaboration on AI-Driven Design Flows for Optimization and Productivity, Advancements in Photonic IC Integration, Plus Broad IP Development on TSMC 2nm Technology

Highlights:

  • Production-ready digital and analog design flows, powered by Synopsys.ai™ EDA suite, on TSMC N3/N3P and N2 drive successful results and accelerate analog design migration
  • Certified Synopsys physical verification solution on TSMC N3P and N2 nodes accelerates full-chip physical signoff
  • Collaboration on silicon photonics leveraging Synopsys 3DIC Compiler and Photonics IC solution and TSMC's COUPE technology to further enhance system performance for AI and multi-die designs
  • Broad portfolio of Synopsys Foundation and Interface IP, in development for TSMC N2/N2P, and silicon-proven IP on N3P, shorten design time and reduce integration risk

SUNNYVALE, Calif., April 24, 2024 /PRNewswire/ -- Synopsys, Inc. (Nasdaq: SNPS) today announced broad EDA and IP collaborations with TSMC for advanced node designs and have been deployed across a range of AI, high-performance computing, and mobile designs. Among the newest collaborations is a co-optimized Photonic IC flow, addressing the application of silicon photonics technology in the quest for better power, performance, and transistor density. Synopsys also noted the industry's confidence in its digital and analog design flows, production-ready for TSMC N3/N3P and N2 process technologies. The two companies are collaborating on next-generation AI-driven flows, including Synopsys DSO.ai™, for design productivity and optimization. In addition, Synopsys is developing a broad portfolio of Foundation and Interface IP on TSMC N2/N2P. In a related announcement today, Keysight, Synopsys, and Ansys introduced a new integrated radio frequency (RF) design migration flow from TSMC's N16 process to its N6RF+ technology.

"The advancements in Synopsys' production-ready EDA flows and photonics integration with our 3DIC Compiler, which supports the 3Dblox standard, combined with a broad IP portfolio enable Synopsys and TSMC to help designers achieve the next level of innovation for their chip designs on TSMC's advanced processes," said Sanjay Bali, vice president of strategy and product management for the EDA Group at Synopsys. "The deep trust we've built over decades of collaboration with TSMC has provided the industry with mission-critical EDA and IP solutions that deliver compelling quality-of-results and productivity gains with faster migration from node to node."

"Our close collaboration with Open Innovation Platform (OIP)® ecosystem partners like Synopsys has enabled customers to address the most challenging design requirements, all at the leading edge of innovation from angstrom-scale devices to complex multi-die systems across a range of high-performance computing designs," said Dan Kochpatcharin, head of Design Infrastructure Management Division at TSMC. "Together, TSMC and Synopsys will help engineering teams create the next generation of differentiated designs on TSMC's most advanced process nodes with faster time to results."

Certified Digital and Analog Flows on Advanced Nodes 
Synopsys' production-ready digital and analog design flows for TSMC N3P and N2 process technologies have been deployed across a range of AI, high-performance computing, and mobile designs. The AI-driven analog design migration flow enables rapid migration from one process node to another. A new flow is available for TSMC N5 to N3E migration, adding to Synopsys' established flows for TSMC N4P to N3E and N3E to N2 processes.

In addition, interoperable process design kits (iPDKs) and Synopsys IC Validator™ physical verification runsets are available for design teams to efficiently transition designs to TSMC advanced process technologies. Synopsys IC Validator enables full-chip physical signoff to handle the increasing complexity of physical verification rules. Synopsys IC Validator is now certified on TSMC N2 and N3P process technologies.

Faster Data Transmission for Multi-Die Designs with Photonic ICs
The high volume of data processing for AI training requires low-latency, power-efficient, and high-bandwidth interconnects, driving the adoption of optical transceivers and near-/co-packaged optics using silicon photonics technology. Synopsys and TSMC are developing end-to-end multi-die electronic and photonic flow solutions for TSMC's Compact Universal Photonic Engine (COUPE) technology to enhance system performance and function. This flow spans photonic IC design with Synopsys OptoCompiler™ and integration with electrical ICs utilizing Synopsys 3DIC Compiler and Ansys multiphysics analysis technologies.

Speed Time-to-Market with Broad IP Portfolio N2 and N2P
Synopsys is developing a broad portfolio of Foundation and Interface IP for the TSMC N2 and N2P process technologies to enable faster silicon success for complex AI, high-performance computing, and mobile SoCs. High-quality PHY IP on N2 and N2P, including UCIe, HBM4/3e, 3DIO, PCIe 7.x/6.x, MIPI C/D-PHY and M-PHY, USB, DDR5 MR-DIMM, and LPDDR6/5x, allows designers to benefit from the PPA improvements of TSMC's most advanced process nodes. In addition, Synopsys provides a silicon-proven Foundation and Interface IP portfolio for TSMC N3P, including 224G Ethernet, UCIe, MIPI C/D-PHY and M-PHY, USB/DisplayPort and eUSB2, LPDDR5x, DDR5, and PCIe 6.x, with DDR5 MR-DIMM in development. Synopsys IP for advanced TSMC processes has been adopted by dozens of leading companies to accelerate their development time.

Availability and Additional Resources
Visit these pages to learn more:

About Synopsys
Catalyzing the era of pervasive intelligence, Synopsys, Inc. (Nasdaq: SNPS) delivers trusted and comprehensive silicon to systems design solutions, from electronic design automation to silicon IP and system verification and validation. We partner closely with semiconductor and systems customers across a wide range of industries to maximize their R&D capability and productivity, powering innovation today that ignites the ingenuity of tomorrow.  Learn more at www.synopsys.com.

Editorial Contact:
Kelli Wheeler 
Synopsys, Inc. 
(650) 584-5000
Kelliw@synopsys.com
Corp-pr@synopsys.com 

Cision View original content to download multimedia:https://www.prnewswire.com/news-releases/synopsys-accelerates-next-level-chip-innovation-on-tsmc-advanced-processes-302126496.html

SOURCE Synopsys, Inc.

FAQ

What collaborations were announced between Synopsys and TSMC?

Collaborations include AI-driven design flows for analog design migration, certified physical verification solutions, silicon photonics integration, and IP development for advanced node designs.

How does the collaboration accelerate full-chip physical signoff?

The certified physical verification solution on TSMC N3P and N2 nodes accelerates the full-chip physical signoff process.

What technology is being utilized for silicon photonics collaboration?

Synopsys is leveraging 3DIC Compiler and Photonics IC solution with TSMC's COUPE technology for silicon photonics collaboration.

What IP development is Synopsys focusing on for TSMC?

Synopsys is developing a broad portfolio of Foundation and Interface IP for TSMC N2/N2P, aimed at reducing design time and integration risk.

Synopsys Inc

NASDAQ:SNPS

SNPS Rankings

SNPS Latest News

SNPS Stock Data

80.89B
153.61M
0.43%
94.92%
1.73%
Software - Infrastructure
Services-prepackaged Software
Link
United States of America
SUNNYVALE